DEVELOPMENT AND COMPARATIVE EVALUATION OF INNOVATIVE BUS-INTERCONNECT METHODOLOGY FOR PROGRAMMABLE CHIP-BASED SYSTEMS

Authors

  • Mohamed Muftah Eljhani Department of Computer Engineering, Faculty of Engineering, University of Tripoli

Keywords:

KEYWORDS: Multiplexer-Based Bus Structure; System-On-Programmable-Chip; FPGA Design; Field Programmable Gate Arrays; Verilog Hardware Description Language.

Abstract

ABSTRACT

The increasing complexity of System-On-Programmable-Chip (SoPC) designs has led to significant challenges in design productivity. The instantiation and interface design of SoPCs significantly impact system performance and power consumption. This paper provides an overview of prevalent digital system buses, explores various bus architectures, and introduces a novel bus architecture. Additionally, it introduces a bus controller facilitating data path module transactions. Implementing tri-state-based bus architecture is beneficial for extensive designs with numerous blocks. However, due to limitations in Field Programmable Gate Array (FPGA) chips regarding tristate drivers for large buses, a new multiplexer-based bus structure and controller are proposed. This research involves designing, implementing, and simulating fundamental modules of the multiplexer-based bus system using Verilog hardware description language. Subsequently, comparisons with the tri-state-based bus system demonstrate that the multiplexer-based bus achieves higher speed, lower power dissipation, enhanced flexibility in timing, and improved testing capabilities. The proposed bus architecture is suitable for FPGAs and other programmable chips requiring a high-speed, low-power bus. In SoPC design, multiplexer-based buses are favoured due to easier Intellectual Property integration compared to tri-state-based buses. Moreover, application-specific integrated circuits prefer internal multiplexer-based buses due to the timing and power consumption challenges associated with tri-state-based buses caused by capacitive loads on their nodes.

Author Biography

Mohamed Muftah Eljhani, Department of Computer Engineering, Faculty of Engineering, University of Tripoli

د. محمد مفتاح محمد الجهاني عضو هيئة تدريس فى قسم هندسة الحاسب الالي بكلية الهندسة / جامعة طرابلس حيث يقوم حاليا بتدريس عدت مقررات تخصصية في قسم هندسة الحاسب الالي. له خبرة تزيد عن خمسة عشر سنة في العمل في مجال التعليم العالي والبحث العلمي وكذلك خبرة تزيد عن عشرة سنوات فى مجال الصناعات والأبحاث الهندسة فى مجال تصميم الحاسبات المحمولة On-Board Computer Design. متخصص فى التصميم عالي المستوى للأنظمة الرقمية المتقدمة وتصميم الدوائر الرقمية المتكاملة FPGA Design  باستخدام لغات وصف الكيان المادي Hardware Description Languages وله عدت أبحاث واوراق علمية فى هذه المجالات. حاصل على درجة الدكتوراه فى مجال هندسة الحاسب الالي سنة 2015م من جامعة فلوريدا للتكنولوجيا Florida Institute of Technology (FIT) ودرجة الماجستير فى مجال علوم الحاسب الالي سنة 2012م من جامعة فلوريدا للتكنولوجيا Florida Institute of Technology (FIT) من الولايات المتحدة الامريكية، وكذلك متحصل على درجة الماجستير فى تخصص هندسة الحاسب الالي سنة 2004م من جامعة بكين لعلوم الطيران والفضاء  Beijing University of Aeronautics and Astronautics (BUAA) من جمهورية الصين الشعبية.

Downloads

Published

2024-06-06

How to Cite

Eljhani, M. . (2024). DEVELOPMENT AND COMPARATIVE EVALUATION OF INNOVATIVE BUS-INTERCONNECT METHODOLOGY FOR PROGRAMMABLE CHIP-BASED SYSTEMS. Journal of Engineering Research, 19(37), 14. Retrieved from http://uot.edu.ly/journals/index.php/jer/article/view/1114
#